

# 128x64 LCD Module Series



Dalian Good Display Co., Ltd.



# LCD MODULE SPECIFICATION.

PART NO: YM12864J

FOR MESSRS :

# **CONTENTS**

| NO. | ITEM                                         | PAGE  |
|-----|----------------------------------------------|-------|
| 1.  | COVER                                        | 1     |
| 2.  | RECORD OF REVISION                           | 3     |
| 3   | GENERAL SPECIFICATION AND MECHANICAL DATA    | 4     |
| 4   | ABSOLUTE MAXIMUM RATINGS                     | 5     |
| 5   | FLECTRICAL AND OPTICAL CHARACTERISTICS       | 6~8   |
| 6   | OUTLINE DIMENSION AND TIMING CHARACTERISTICS | 9~11  |
| 0.  | BLOCK DIAGRAM AND POWER SUPPLY               | 12    |
| 8.  | DISPLAY CONTROL INSTRUCTIONS                 | 13~26 |

No.17 Gonghua Street, Shahekou District, Dalian 116021 China Tel: +86-411-84619565 Fax: +86-411-84619585-810

> Email: info@good-display.com Website: www.e-paper-display.com

# **RECORD OF REVISION**

| DATE       | PAGE | SUMMARY                                                                           |
|------------|------|-----------------------------------------------------------------------------------|
| 1998.02.07 | ALL  | ALL PAGE CHANGED                                                                  |
| 1998.12.11 | 5    | CHANGE DUTY 1/16 TO DUTY 1/64                                                     |
| 2002.08.30 |      |                                                                                   |
|            |      |                                                                                   |
|            | 04   | 4.2 ENVIRONMENTAL ABSOLUTE MAXIMUM RATINGS                                        |
|            |      | SHOCK STORAGE 490.0m/s <sup>2</sup> (50G) $\rightarrow$ 49.0m/s <sup>2</sup> (5G) |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |
|            |      |                                                                                   |

#### **3. GENERAL SPECIFICATIONS AND MECHANICAL DATA**

#### **3.1 GENERAL SPECIFICATIONS**

PLEASE REFER TO :

"CUSTOMER ACCEPTANCE STANDARD SPECIFICATIONS (SP-10-000)".

#### 3.2 THIS INDIVIDUAL SPECIFICATION IS PRIOR TO GENERAL SPECIFICATIONS.

#### **3.3 MECHANICAL DATA**

- (1) NUMBER OF DOTS ------ 128W x 64H DOTS
- (2) MODULE SIZE ------ 93.0W x 70.0H x 14.0T (MAX) mm
- (3) VEWING AREA ----- 70.7W x 38.8H mm
- (4) DOT SIZE ----- 0.48W x 0.48H mm
- (5) DOT PITCH ------ 0.52W x 0.52H mm
- (6) VIEWING DIRECTION ----- 6 O'CLOCK
- (7) LED COLOR ------ YELLOW-GREEN/BLUE-WHITE
- (8) LCD COLOR ------ STN Y-G MODE, TRANSFLECTIVE

# 4. ABSOLUTE MAXIMUM RATINGS4.1 ELECTRICAL ABSOLUTE MAXIMUM RATINGS.

| ITEM                   | SYMBOL   | MIN. | MAX. | UNIT | COMMENT |
|------------------------|----------|------|------|------|---------|
| POWER SUPPLY FOR LOGIC | VDD-VSS  | 0    | 6.0  | V    |         |
| INPUT VOLTAGE          | VI       | VSS  | VDD  | V    |         |
| STATIC ELECTRICITY     |          |      | 100  | V    | NOTE(1) |
| POWER SUPPLY FOR LED   | VLED-GND |      | 6.0  | V    |         |

# NOTE(1) : TEST METHOD AND CONDITIONS: AFTER CHARGING UP 200PF CAPACITOR BY STATED VOLTAGE , THE CAPACITOR IS CONNECTED WITH INTERFACE PINS OF THE MODULE.

4.2 ENVIRONMENTAL ABSOLUTE MAXIMUM RAINGS.

| ITEM          | OPERATING |                      | STO            | RAGE                 | COMMENT                 |  |
|---------------|-----------|----------------------|----------------|----------------------|-------------------------|--|
| I I EM        | MIN.      | MAX.                 | MIN.           | MAX.                 | COMMENT                 |  |
| AMBIENT       | -20°⊂     | 70°C                 | -30°C          | 80°C                 | NOTE(2)                 |  |
| TEMPERATURE   | -20 C     | 70 C                 | -30 C          | 80 C                 | NOTE(2)                 |  |
| HUMIDITY      | NOTE(3)   |                      | NOTE(3)        |                      | WITHOUT CONDENSATION    |  |
|               |           | $4.9 \text{ m/s}^2$  |                | $19.6 \text{ m/s}^2$ | 10~300Hz XYZ DIRECTIONS |  |
| VIBRATION     |           | (0.5G)               |                | (2G)                 | 1Hr EACH                |  |
| GUOCK         |           | $29.4 \text{ m/s}^2$ |                | $49.0 \text{ m/s}^2$ | 10mS XYZ DIRECTIONS     |  |
| SHOCK         |           | (3G)                 |                | (5G)                 | 1 TIME EACH             |  |
| CORROSIVE GAS | NOT AC    | CEPTABLE             | NOT ACCEPTABLE |                      |                         |  |

NOTE(2) : Ta AT -20°C : 48HR MAX. Ta AT 60°C : 168HR MAX.

NOTE(3) : Ta  $\leq 40^{\circ}$ C : 90% RH MAX.

Ta  $> 40^{\circ}$ C : ABSOLUTE HUMIDITY MUST BE LOWER THAN THE HUMIDITY OF 90%RH AT 40°C. (50% RH AT 50°C)

# **5. ELECTRICAL CHARACTERISTICS**

| $Ta = 25^{\circ}C \qquad VDD = 5.0 \pm 0.25V$ |                        |                         |         |      | _       |      |
|-----------------------------------------------|------------------------|-------------------------|---------|------|---------|------|
| ITEM                                          | SYMBOL                 | CONDITION               | MIN.    | TYP. | MAX.    | UNIT |
| LOGIC CIRCUIT                                 |                        |                         |         |      |         |      |
| POWER SUPPLY                                  | VDD-VSS                |                         | 4.75    | 5.0  | 5.25    | V    |
| VOLTAGE                                       |                        |                         |         |      |         |      |
| INPUT VOLTAGE                                 | VOH                    | NOTE (1)                | 0.7*VDD |      | VDD     | V    |
| INPUT VOLTAGE                                 | VOL                    | NOTE (1)                | GND     |      | 0.3*VDD | V    |
| LOGIC CIRCUIT                                 |                        |                         |         |      |         |      |
| POWER SUPPLY                                  | IDD                    | VDD-VSS=5.0V            |         |      | 6.0     | mA   |
| CURRENT                                       |                        |                         |         |      |         |      |
| RECOMMENDED                                   | VDD - VO               | $Ta = 0^{\circ}C$       |         | 9.4  |         | V    |
| LCD DRIVING                                   | DUTY = 1/64            | $Ta = 25^{\circ}C$      |         | 9.0  |         | V    |
| VOLTAGE (NOTE 2)                              | $\varphi = 10^{\circ}$ | $Ta = 50^{\circ}C$      |         | 8.7  |         | V    |
| THE POWER                                     | ILED                   | $\overline{\mathbf{W}}$ |         | 260  |         | mA   |
| SUPPLY FOR LED                                | ILED                   | VLED=3.0V               |         | 500  |         | ША   |

NOTE(1) : CS1 , CS2 , R/W , D/I , DB0~DB7 , E , RST NOTE(2) : RECOMMENDED LCD DRIVING VOLTAGE MAY FLUCTUATE ABOUT  $\pm~0.5V$  BY EACH MODULE.

### 6. OPTICAL CHARACTERISTICS.

| $Ta = 25^{\circ}C$ | $Ta = 25^{\circ}C \qquad VDD = 5.0V \pm 0.25V$ |                                          |      |      |      |                   |      |
|--------------------|------------------------------------------------|------------------------------------------|------|------|------|-------------------|------|
| I T E M            | SYMBOL                                         | CONDITION                                | MIN. | TYP. | MAX. | UNIT              | NOTE |
| VIEWING AREA       | Ф2-Ф1                                          | $K \ge 1.4$                              | 20   |      |      | deg.              | 1    |
| CONTRAST RATIO     | K                                              | $\Phi = 10^{\circ}$ $\Theta = 0^{\circ}$ | 2    |      |      |                   | 2,3  |
| DESDONSE TIME      | tr(rise)                                       | $\Phi = 10^{\circ}$ $\Theta = 0^{\circ}$ |      | 250  | 400  | ms                | 4    |
| RESPONSE TIME      | tf(fall)                                       | $\Phi = 10^{\circ}$ $\Theta = 0^{\circ}$ |      | 250  | 400  | ms                | 4    |
| THE BRIGHTNESS     |                                                | (*)                                      |      |      |      |                   |      |
| OF BACKLIGHTING    |                                                | $\varphi = 0^{\circ}$                    | 4.0  |      |      | cd/m <sup>2</sup> | 5,6  |
| SOURCE             |                                                | $\theta = 0^{\circ}$                     |      |      |      |                   |      |

(\* UNDER NORMAL TEMPERATURE AND HUMIDITY IN A DARK ROOM)

# NOTE (6) : DOT-MATRIX TYPE LED BACKLIGHT. NOTE (7) : SIDE LED BACKLIGHT.

NOTE (1) : DEFINITION OF  $\theta$  AND  $\Phi$ 



NOTE (2) : DEFINITION OF VIEWING ANGLE  $\Phi 1$  AND  $\Phi 2$ 



Viewing Angle

NOTE (3): DEFINITION OF CONTRAST"K"



NOTE (5): POSITION OF LIGHT

(RISE TIME)



#### 7. OUTLINE DIMENSION.



6 O'CLOCK

NOTE1 : POWER SUPPLY FOR LED B.L



# NOTE 1. DETAIL DRAWING OF MATRIX PATTERN



NOT SPECIFIED TOLERANCE: ±0.01mm

| NOTE 2. | INTERNAL P | IN CONNECTION |
|---------|------------|---------------|
|---------|------------|---------------|

| PIN NO | SYMBOL | LEVEL | FUNCTION                                     |
|--------|--------|-------|----------------------------------------------|
| 1      | VSS    |       | GROUND                                       |
| 2      | VDD    |       | POWER SUPPLY FOR LOGIC CIRCUIT(+5V)          |
| 3      | VO     |       | OPERATING VOLTAGE FOR LCD DRIVING(13V)       |
| 4      | D/I    | H/L   | H : DATA INPUT                               |
|        |        |       | L : INSTRUCTION CODE INPUT                   |
| 5      | R/W    | H/L   | H : DATA READ (LCD MODULE $\rightarrow$ MPU) |
|        |        |       | L : DATA WRITE (LCD MODULE $\leftarrow$ MPU) |
| 6      | Е      | H,H→L | ENABLE SINGNAL                               |
| 7      | DB0    |       |                                              |
|        |        | H/L   | DATA BUS LINE                                |
| 14     | DB7    |       |                                              |
| 15     | CS1    | Н     | CHIP SELECTION FOR IC1                       |
| 16     | CS2    | Н     | CHIP SELECTION FOR IC2                       |
| 17     | RST    | L     | RESET                                        |
| 18     | VOUT   |       | POWER SUPPLY FOR LCD DRIVING (-10V)          |
| 19     | VLED+  |       | POWER SUPPLY FOR LED BACKLIGHT(+5V)          |
| 20     | VLED-  |       | POWER SUPPLY FOR LED BACKLIGHT               |

| NOTE 3 : TIMING CHARACTERISTICS |
|---------------------------------|
|---------------------------------|

| Item                   | Symbol       | Min  | Тур. | Max. | Unit | Fig. |
|------------------------|--------------|------|------|------|------|------|
| E cycle time           | tcyc         | 1000 |      |      | ns   | 1,2  |
| E high level width     | PWEH         | 450  |      |      | ns   | 1,2  |
| E low level width      | Pwel         | 450  |      |      | ns   | 1,2  |
| E rise time            | tr           |      |      | 25   | ns   | 1,2  |
| E fall time            | tſ           |      |      | 25   | ns   | 1,2  |
| Address setup time     | tas          | 140  |      |      | ns   | 1,2  |
| Address hold time      | tан          | 10   |      |      | ns   | 1,2  |
| Data setup time        | tosw         | 200  |      |      | ns   | 1    |
| Data delay time        | tddr         |      |      | 320  | ns   | 2    |
| Data hold time (Write) | tdhw         | 10   |      |      | ns   | 1    |
| Data hold time (Read)  | <b>t</b> dhr | 20   |      |      | ns   | 2    |



Fig. 1 CPU Write Timing

Fig. 2 CPU Read Timing

🗗 GooDisplay

#### 8. BLOCK DIAGRAM AND POWER SUPPLY 8.1 BLOCK DIAGRAM



#### 8.2 POWER SUPPLY FOR LCM



#### 8.3 POWER AND INTERFACE TIMING SEQUEN



#### $\heartsuit$ FUNCTION OF EACH BLOCK

#### Interface Control

(1) I/O buffer

Data is transferred through 8 data buses (DB0~DB7).

DB7... MSB (Most significant Bit)

DB0...LSB (Least significant Bit)

Data can neither be input nor output unless CS1 to CS2 are in the active mode. Therefore, when CS1 to CS2 are not in active mode it is useless to switch the signals of input terminals except RST and ADC, namely, the internal state is maintained and no instruction excute. Besides, pay attention to RST and ADC which operate irrespectively by CS1 to CS2.

# (2) Register

Both input register and output register are provided to interface to MPU of which the speed is different from that fo internal operation. The selection of these registers depend on the combination of R/W and D/I signals.

| D/I | R/W | Operation                                                  |  |  |  |  |  |
|-----|-----|------------------------------------------------------------|--|--|--|--|--|
| 1   | 1   | Reads data out of output register as internal              |  |  |  |  |  |
|     |     | operation (display data RAM $\rightarrow$ output register) |  |  |  |  |  |
| 1   | 0   | Writes data into input register as internal operation      |  |  |  |  |  |
|     |     | (input register $\rightarrow$ display data RAM)            |  |  |  |  |  |
| 0   | 1   | Busy check. Read of status data.                           |  |  |  |  |  |
| 0   | 0   | Instruction                                                |  |  |  |  |  |

# (1) Input register

Input register is used to store data temporarily before writing it into display data RAM.

The data from MPU is written into input register, then into display data RAM automatically by internal operation. When CS1 to CS2 are in the active mode and D/I and R/W select the input register as shown in Table 1, data is latched at the fall of E signal.

# (2) Output register

Output register in used to store data temporarily which is read from display data RAM. To read out the data from output register, CS1 to CS2 should be in the active mode and both D/I and R/W should be 1. With READ instruction, data stored in the output register is output while E is . "H" level. Then , at the fall of E, the display data at the indicated address is latched into the output register and the address in increased by 1. The contents in the output register is rewritten with READ instruction, while is held with address set instruction, etc.

Therefore, the data of the specified address can not be output with READ instruction soon after the address is set, but can be output at the second read of data. That is to say, one dummy read is necessary. Fig.5 shows the CPU read timing.





# Busy Flag

"1" of busy flag indicates that HD61202 is on the move and any instructions except Status Read instruction can not be accepted. The value of the busy flag is read out on DB7 by the Status Read instruction . Make sure that the busy flag is reset ("0") before the issue of instruction.



# Display ON/OFF Flip Flop

Display ON/OFF flip flop selects one of two states, ON state and OFF state of segments Y1 to Y64 . In ON state, the display data corresponding to that in RAM is output to the segments. On the other hand, the display data at all segments disappear in OFF state independent of the data in RAM. It is controlled by display ON/OFF Instruction '0' of RST signal sets the segments in OFF state. The status of the flip flop is output to DB5 by Status Read instruction . Display ON/OFF instruction does not influence data in RAM. To control display data latch by this flip flop, CL signal (display synchronous signal) should be input correctly.

#### Display Start Line Register

The register specifies a line in RAM which corresponds to the top line of LCD panel , when displaying contents in display data RAM on the LCD panel . It is used for scrolling of the screen .

6-bit display start line information is written into this register by display start line set instruction, with 'H' level of FRM signal instructing to start the display , the information in this register is transferred to z address counter which controls the display address , and the z address counter is preset.

#### X,Y Address counter

This is a 9-bit counter which designates addresses of internal display data RAM. X address counter of upper 3 bits and Y address counter of lower 6 bits should be set each address by respective instruction.

#### (1) X address counter

Ordinary register with no count functions. An address is set in by instructions .

#### (2) Y address counter

An address is set in by instruction and it is increased by 1 automatically by R/W operations of display data. The Y address counter loops the values of 0 to 63 to count.

## Display Data RAM

Dot data for display is stored in this RAM. 1-bit data of this RAM corresponds to light ON (data=1) and light OFF (data=0) of 1 dot in the display panel . The correspondence between Y address of RAM and segment PINs can be reversed by ADC signal (ADC is terminal NO.1) As ADC signal controls Y address counter , a reverse of the signal during the operation causes malfunction and destruction of the contents of register and data of RAM. Therefore never fail to connect ADC pin to VCC or GND when using. Fig.6 shows the relations between Y address of RAM and segment pins in the cases of ADC= 1 and ADC=0. (display start line = 0, 1-64 duty.)



(a) ADC="1" (Connected to Vcc) Fig. 6 Relation between RAM Data and Display



(a) ADC="0" (Connected to GND) Fig. 6 Relation Between RAM Data and Display

# Z Address Counter

The Z address counter generates address for outputting the display data synchronized with the common signal . This counter consists of 6 bit and counts up at the fall of CL signal . With "H" level of RAM, the contents of the display start line register is preset at the Z counter.

## Display data Latch

The display data latch stores the display data temporarily which is output from display data RAM to liquid crystal driving circuit. Data is latched at the rise of CL signal. Display ON/OFF instruction controls the data in this latch and does not influence data in display data RAM.

# Liquid Crystal Display Circuit

The combination of latched display data and M signal causes one of the 4 liquid crystal driver lives, V1,V2,V3 and V4 to be output.

#### Reset

The system can be initialized by setting RST termianl at "LOW" level when turning power ON.

(1) Display-OFF

(2) Set display start line register 0 line.

While RST is in Low level, any instruction except Status Read cannot be accepted. Therefore, Carry out other instructions after making sure that DB4=0 (clear RESET) and DB7=0 (Ready) by Status Read instruction. The conditions of Power Supply at initial power up are as follows.

| Item       | Symbol | Min. | Тур. | Max. | Unit |
|------------|--------|------|------|------|------|
| Reset time | tRST   | 1.0  |      |      | us   |
| Rise time  | tr     |      |      | 200  | ns   |

Do not fail to set the system again because RESET during operation may destroy the data in all the register except ON/OFF register and in RAM.



19/26



Display Control Instructions Outline

Table 2 shows the instructions. Read/Write (R/W) signal, Data/Instruction (D/I) signal and Data bus signal (DB0 to DB7) are also called instructions because the internal operation depends on the signals from MPU. These explanations are detailed from the following page. Generally, there are following three Kinds of instructions.

- (1) Instruction to give address in the internal RAM
- (2) Instruction to transfer data from/to the internal RAM
- (3) Other instructions

In general use, the instruction (2) are used most frequently. But, since Y address of the internal RAM is increased by 1 automatically after writing (reading) data, the program can be lessened. During the execution of an instruction, the system cannot accept other instructions than Status Read instruction. Send instructions from MPU after making sure if the busy flag is "0", which is the proof an instruction is not being excuted.

#### Table 2. Instructions

| Instructions                               |     |     |                  |            | С                         | ode                   |               | Functions       |               |     |                                                                                                |                                                                                      |  |  |
|--------------------------------------------|-----|-----|------------------|------------|---------------------------|-----------------------|---------------|-----------------|---------------|-----|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| mstructions                                | R/W | D/I | DB7              | DB6        | DB5                       | DB4                   | DB3           | DB2             | DB1           | DB0 | Functions                                                                                      |                                                                                      |  |  |
| 1. Display<br>ON/OFF                       | 0   | 0   | 0                | 0          | 1                         | 1                     | 1             | 1               | 1             | 1/0 | Controls the ON/OFF of display. RAM data a Internal status are not affected. 1: NO, 0:OFF.     |                                                                                      |  |  |
| 2. Display<br>start line                   | 0   | 0   | 1                | 1          |                           | D                     | isplay<br>(0~ | start li<br>63) | ne            |     | Specifies a RAM line display at screen.                                                        | the top of the                                                                       |  |  |
| 3. Set page<br>(X address)                 | 0   | 0   | 1                | 0          | 1                         | 1                     | 1             | (               | Page<br>0 ~ 7 | )   | Sets the page (X address) of RAM at the page (X address) register.                             |                                                                                      |  |  |
| 4. Set Address                             | 0   | 0   | 0                | 1          | Y address ( $0 \sim 63$ ) |                       |               |                 |               |     | sets the Y address at the Y address counter                                                    |                                                                                      |  |  |
| 5. Status<br>Read                          | 1   | 0   | B<br>u<br>s<br>y | 0          | ON<br>/<br>OFF            | R<br>E<br>S<br>E<br>T | 0             | 0               | 0             | 0   | Reads the status. RESET 1:reset<br>NO/OFF 1:display<br>0:display<br>Busy 1:on the i<br>0:Ready | 0:nornal<br>OFF<br>ON<br>nternal operation                                           |  |  |
| <ol> <li>Write display<br/>data</li> </ol> | 0   | 1   |                  | Write Data |                           |                       |               |                 |               |     | Writes data DB0 (LSB) to (DB7)<br>(MSB) on the data bus into display<br>RAM.                   | Has access to<br>The address of<br>The display                                       |  |  |
| <ol> <li>Read display<br/>data</li> </ol>  | 1   | 1   |                  | Read Data  |                           |                       |               |                 |               |     | Reads data DB0 (LSB) to DB7<br>(MSB) from the display RAM<br>to the data bus.                  | RAM specified<br>In advance.<br>After the access,<br>Y address is<br>Increased by 1. |  |  |

(Note 1) Busy time varies with the frequency (fCLK) of  $\psi$  1, and  $\psi$  2.

 $(1/fCLK \leq TBUSY \leq 3/fCLK)$ 

Detailed Explanation



The display data appears when D is 1 and disppears when D is 0. Though the data is not on the screen width D=0, it remains in the display data RAM. Therefore, you can make it appear by changing D=0 into D=1.

(2) Display start line



Z address AAAAA (binary) of the display data RAM is set at the display start line register and displayed at the top of the screen. Fig. 7 are the examples of display (1/64 duty) when the start line=0~3. When the display duty is 1/64 or more (ex. 1/32, 1/24 etc.) the data of total line number of LCD screen, from the line specified by display start line instruction, is displayed.

# 🔄 GooDisplay



Start line=2

Start line=3

(3) Set page (X address)

|      | R/W          | D/I   | DB7   |                |   |   |   |   | ] | DB0 |
|------|--------------|-------|-------|----------------|---|---|---|---|---|-----|
| Code | 0            | 0     | 1     | 0              | 1 | 1 | 1 | А | А | Α   |
|      | $\leftarrow$ | high- | -orde | low—order—bit→ |   |   |   |   |   |     |

X address AAA (binary) of the display data RAM is set at the X address register. After that, writing or reading to or from MPU is executed in this specified page until the next page is set.

(4) Set Y address

| R/W  |              | D/I DB7D |      |      |    |   |      |       |      |     |  |
|------|--------------|----------|------|------|----|---|------|-------|------|-----|--|
| Code | 0            | 0        | 0    | 1    | Α  | А | А    | А     | А    | Α   |  |
|      | $\leftarrow$ | high-    | -ord | er—b | it |   | low- | -orde | er—b | it→ |  |

Y address AAAAAA (binary) of the display data RAM is set at the Y address counter. After that, Y address counter is increased by 1 every time the data is written of read to or from MPU.





# (5) Status Read

|       | R/W                                                          | D/I     | DB7       |          |             |            |         |         | ]      | DB0  |  |
|-------|--------------------------------------------------------------|---------|-----------|----------|-------------|------------|---------|---------|--------|------|--|
| Code  | 1                                                            | 0       | BUSY      | 0        | ON/OFF      | RESET      | 0       | 0       | 0      | 0    |  |
|       | $\leftarrow$                                                 | high-   | -order-   | —bit     |             |            | low     | —ord    | ler—ł  | oit→ |  |
| BUS   | Y : Wh                                                       | en Bl   | USY is 1  | , the I  | LSI is in i | nternal op | eratio  | on. NO  | C      |      |  |
|       | instructions are accepted while BUSY is 1, so you should     |         |           |          |             |            |         |         |        |      |  |
|       | make sure that BUSY is 0 before writing the next instruction |         |           |          |             |            |         |         |        |      |  |
| ON/OF | F : This                                                     | s bit s | hows th   | e liqui  | id crystal  | display co | onditio | ons - Ì | NO     |      |  |
|       | con                                                          | ditior  | n or OFF  | F cond   | ition.      |            |         |         |        |      |  |
|       | Wh                                                           | en Ol   | N/OFF i   | s 1, th  | e display   | is in OFF  | cond    | ition.  |        |      |  |
|       | Wh                                                           | en Ol   | N/OFF i   | s 0, th  | e display   | is in ON c | condi   | tion.   |        |      |  |
| RESE  | T:RES                                                        | SET=    | 1 shows   | that the | he system   | is being i | nitial  | ized.   | In     |      |  |
|       | this o                                                       | condit  | tion, any | v instru | uctions ex  | cept Statu | is Rea  | ad      |        |      |  |
|       | instr                                                        | uctior  | n cannot  | be ac    | cepted.     |            |         |         |        |      |  |
|       | RES                                                          | ET=0    | shows     | that in  | itializing  | has finish | ed an   | d the   | system | m    |  |
|       | is in                                                        | the us  | sual ope  | ration   | •           |            |         |         |        |      |  |

(6) Write Display Data

| F                                                                    | R/W                                                            | D/I ]  | DB7-  |       |      |       |        |      | ] | DB0 |  |
|----------------------------------------------------------------------|----------------------------------------------------------------|--------|-------|-------|------|-------|--------|------|---|-----|--|
| Code                                                                 | 0                                                              | 1      | D     | D     | D    | D     | D      | D    | D | D   |  |
| $\leftarrow high - order - bit \qquad low - order - bit \rightarrow$ |                                                                |        |       |       |      |       |        |      |   |     |  |
| Write                                                                | Writes 8-bit data DDDDDDDD (binary) into the display data RAM. |        |       |       |      |       |        |      |   |     |  |
| The Y                                                                | addı                                                           | ess is | incre | eased | by 1 | auton | natica | lly. |   |     |  |

(7) Read Diaplay Data

| I    | R/W          | D/I DB7DB |      |      |    |   |      |       |      |     |  |
|------|--------------|-----------|------|------|----|---|------|-------|------|-----|--|
| Code | 1            | 1         | D    | D    | D  | D | D    | D     | D    | D   |  |
|      | $\leftarrow$ | high-     | -ord | er—b | it |   | low- | -orde | er—b | it→ |  |

Read out 8-bit data DDDDDDD (binary) from the display data RAM. Then Y address is increased by 1 automatically.

One dummy read is necessary soon after the address setting. For details, refer to the explanation of output register in "FUNCTION OF EACH BLOCK".